# Project 81: Vector FPU

A Comprehensive Study of Advanced Digital Circuits

By: Gati Goyal, Nikunj Agrawal, Abhishek Sharma, Ayush Jain

Documentation Specialist: Dhruv Patel, Nandini Maheshwari

Created By teath applied

# Contents

| 1 | Introduction                                        | 3  |
|---|-----------------------------------------------------|----|
| 2 | Key Concepts of Vector Floating Point Unit (FPU)    | 3  |
|   | 2.1 1. Vectorized Computation                       | 3  |
|   | 2.2 2. Parallelism                                  | 3  |
|   | 2.3 3. Floating Point Operations                    | 3  |
|   | 2.4 4. Precision and Format                         | 3  |
|   | 2.5 5. Rounding Modes                               | 3  |
|   | 2.6 6. Special Values and Exception Handling        | 3  |
|   | 2.7 7. Normalization Across Vectors                 | 4  |
|   | 2.8 8. Applications                                 | 4  |
| 3 | Steps in Vector Floating Point Unit (FPU) Operation | 4  |
|   | 3.1 1. Input Parsing and Format Conversion          | 4  |
|   | 3.2 2. Parallel Exponent Alignment                  | 4  |
|   | 3.3 3. Vectorized Mantissa Operations               | 4  |
|   | 3.4 4. Normalization for Each Element               | 4  |
|   | 3.5 5. Rounding on a Per-Element Basis              | 4  |
|   | 3.6 6. Handling Special Cases for Each Element      | 4  |
|   | 3.7 7. Vector Output Assembly and Conversion        | 5  |
|   | 3.8 8. Final Output of Vector Results               | 5  |
| 4 | Reasons to Choose Vector Floating Point Unit (FPU)  | 5  |
| • | 4.1 1. Enhanced Parallel Processing                 | 5  |
|   | 4.2 2. Increased Performance for Large Data Sets    | 5  |
|   | 4.3 3. Efficient Use of Memory Bandwidth            | 5  |
|   | 4.4 4. Lower Power Consumption for High Performance | 5  |
|   | 4.5 5. Compact Hardware Implementation . ,          | 5  |
|   | 4.6 6. Versatility in Applications                  | 5  |
|   | 4.7 7. Adaptability for AI and Machine Learning     | 6  |
| K | × CC                                                | 6  |
| 5 | SystemVerilog Code                                  | U  |
| 6 | Testbench                                           | 6  |
| 7 | Conclusion                                          | 8  |
| 8 | References                                          | 9  |
|   |                                                     |    |
| 9 |                                                     | 10 |
|   |                                                     | 10 |
|   |                                                     | 10 |
|   | 01                                                  | 10 |
|   | ······································              | 10 |
|   |                                                     | 10 |
|   | • • • • • • • • • • • • • • • • • • • •             | 10 |
|   |                                                     | 10 |
|   | 9.8 8. Can Vector FPUs be used in embedded systems? | 10 |

#### 1 Introduction

A \*\*Vector Floating Point Unit (FPU)\*\* is a specialized processor that performs parallel floating-point operations on arrays (vectors) of numbers, significantly speeding up computations. Unlike traditional scalar FPUs, which handle one calculation at a time, a vector FPU processes multiple elements in a single cycle. This parallelism makes it ideal for high-performance applications like scientific computing, graphics, signal processing, and machine learning, where large datasets require fast and efficient arithmetic operations. Supporting IEEE 754 standards, vector FPUs ensure precise handling of real numbers, making them essential for complex computations across various fields.

# 2 Key Concepts of Vector Floating Point Unit (FPU)

#### 2.1 1. Vectorized Computation

- Performs arithmetic operations across multiple floating-point numbers in parallel, enhancing computational speed.
- Operates on vectors of data simultaneously, ideal for applications that require processing large datasets.

#### 2.2 2. Parallelism

- Leverages parallelism to perform multiple floating-point operations within a single clock cycle.
- Allows simultaneous execution of operations like addition, subtraction, and multiplication across vector elements, improving throughput.

#### 2.3 3. Floating Point Operations

- Supports fundamental operations such as addition, subtraction, multiplication, and division, applied across entire vectors.
- May also handle complex operations, including square roots and trigonometric functions, depending on the FPU's capabilities.

#### 2.4 4. Precision and Format

- Typically based on IEEE 754 single or double-precision formats, ensuring accuracy and consistency in vectorized floating-point calculations.
- Each vector element follows a 32-bit or 64-bit floating-point format, depending on precision requirements.

# 2.5 5. Rounding Modes

- Adheres to IEEE 754 rounding modes, ensuring consistent results across different systems.
- Supports modes like round-to-nearest and round-toward-zero to minimize precision loss in vector operations.

# 2.6 6. Special Values and Exception Handling

- Handles IEEE 754 special values like infinity, NaN, and denormalized numbers in vectorized operations.
- Detects overflow, underflow, and invalid operations, ensuring stable computations even during exceptional cases.

#### 2.7 7. Normalization Across Vectors

- Maintains precision by normalizing results in each vector element as required.
- Ensures consistency in floating-point representations, especially critical in large-scale parallel computations.

#### 2.8 8. Applications

- Widely used in scientific computing, 3D graphics, neural networks, and machine learning for efficient parallel processing.
- Essential in real-time applications requiring fast processing of large data arrays, such as image processing and signal processing.

# 3 Steps in Vector Floating Point Unit (FPU) Operation

#### 3.1 1. Input Parsing and Format Conversion

- Receives vectors of floating-point numbers, each formatted in IEEE 754 single precision (32 bits).
- Splits each element into sign, exponent, and mantissa fields for vectorized processing.

### 3.2 2. Parallel Exponent Alignment

- For addition or subtraction, aligns exponents of corresponding vector elements by adjusting the mantissa of the smaller exponent.
- Ensures all elements are scaled consistently for precise vector arithmetic.

# 3.3 3. Vectorized Mantissa Operations

- Simultaneously performs the selected arithmetic operation (addition, subtraction, multiplication, or division) on each pair of mantissas within the vectors.
- Achieves high throughput by handling multiple operations in parallel.

#### 3.4 4. Normalization for Each Element

- Normalizes each result by adjusting the mantissa and updating the exponent to adhere to IEEE 754 format.
- Maintains precision across all elements by eliminating leading zeros and aligning mantissas.

# 3.5 5. Rounding on a Per-Element Basis

- Applies rounding to each element's mantissa according to the specified mode, such as round-tonearest or round-toward-zero.
- Ensures accuracy and consistency in each element of the vector after the operation.

# 3.6 6. Handling Special Cases for Each Element

- Checks each element for special cases, including NaN, infinity, and denormalized numbers, and handles them appropriately.
- Ensures that each element's result adheres to IEEE 754 standards, even in exceptional cases.

#### 3.7 7. Vector Output Assembly and Conversion

- Reassembles each vector element by combining sign, exponent, and mantissa fields into a 32-bit IEEE 754 single precision format.
- Prepares the complete vector for output in a format ready for further computation or storage.

#### 3.8 8. Final Output of Vector Results

- Outputs the entire vector of 32-bit results, with each element representing a computed floating-point value.
- Allows for efficient integration of the vector results into the larger system or for additional processing.

# 4 Reasons to Choose Vector Floating Point Unit (FPU)

#### 4.1 1. Enhanced Parallel Processing

- Vector FPUs can perform multiple floating-point operations simultaneously, significantly speeding up computations.
- Ideal for applications requiring high throughput, such as scientific simulations, graphics rendering, and machine learning.

#### 4.2 2. Increased Performance for Large Data Sets

- Vector FPUs excel in processing large arrays or matrices of data, making them well-suited for tasks like image processing and numerical simulations.
- Achieves higher performance by leveraging data-level parallelism.

# 4.3 3. Efficient Use of Memory Bandwidth

- By operating on entire vectors, vector FPUs reduce the number of memory accesses needed, optimizing memory bandwidth usage.
- Particularly beneficial in data-intensive applications where minimizing latency is crucial.

# 4.4 4. Lower Power Consumption for High Performance

- Vector FPUs can perform more operations per clock cycle, leading to lower overall power consumption for high-performance tasks.
- Essential for mobile and embedded systems where power efficiency is a priority.

# 4.5 5. Compact Hardware Implementation

- Vector FPUs often have simpler designs compared to multiple scalar FPUs, requiring less hardware area.
- Suitable for integration into compact systems where space and cost are constraints.

# 4.6 6. Versatility in Applications

- Widely applicable across various fields, including scientific computing, machine learning, financial modeling, and signal processing.
- Flexible enough to handle diverse tasks efficiently while maintaining performance.

#### 4.7 7. Adaptability for AI and Machine Learning

- Essential for accelerating matrix and vector operations in deep learning, enhancing both training and inference speeds.
- Balances speed and precision, making it effective for large-scale AI computations.

# 5 SystemVerilog Code

Listing 1: Vector FPU RTL Code

```
1 module vector_fpu #(
                                      // Bit-width for single precision
      parameter WIDTH = 32,
         floating point
      parameter VECTOR_SIZE = 4
                                      // Number of elements in the vector
4 ) (
             logic [WIDTH-1:0] vec_a[VECTOR_SIZE], // Input vector A
                                                     // Input vector B
             logic [WIDTH-1:0] vec_b[VECTOR_SIZE],
      input
                                                      // Operation
            logic [1:0] op,
         selector: 00 = Add, 01 = Subtract, 10 = Multiply
      output logic [WIDTH-1:0] result[VECTOR_SIZE] // Output vector
         result
9);
      // Operation Codes
      localparam ADD = 2'b00;
      localparam SUB = 2'b01;
13
      localparam MUL = 2'b10;
14
      // Perform operation element-wise on vector
      always_comb begin
          for (int i = 0; i < VECTOR_SIZE; i++) begin</pre>
              case (op)
                                                             // Addition
                  ADD: result[i] = vec_a[i] + vec_b[i];
                                                             // Subtraction
                  SUB: result[i] = vec_a[i] - vec_b[i];
21
                  MUL: result[i] = vec_a[i] * vec_b[i];
                                                             //
22
                      Multiplication
                  default: result[i] = 0;
              endcase
          end
      end
26
27 endmodule
```

### 6 Testbench

Listing 2: Vector FPU Testbench

```
module HybridFPU_tb;

logic [31:0] a, b;  // Inputs
logic [1:0] op;  // Operation selector
logic [31:0] result;  // Output from FPU
logic [31:0] expected;  // Expected result for validation

// Instantiate the HybridFPU
HybridFPU fpu_inst (
```



Figure 1: Schematic of Vector FPU



Figure 2: Synthesis of Vector FPU

```
.a(a),
          .b(b),
11
          .op(op),
          .result(result)
13
      );
14
      initial begin
          $display("Starting Hybrid FPU Testbench");
18
          // Test Addition
          a = 32, h3f800000;
                                 // 1.0 in IEEE 754
          b = 32, h40000000;
                                 // 2.0 in IEEE 754
                                 // Select Addition
          op = 2'b00;
          expected = 32'h40400000; // 3.0 in IEEE 754
24
          assert(result == expected) else $fatal("Addition failed: %h !=
25
             %h", result, expected);
          // Test Subtraction
          a = 32, h40400000;
                                 // 3.0
                                 // 1.0
          b = 32, h3f800000;
                                 // Select Subtraction
          op = 2'b01;
          expected = 32'h3f800000; // Expected 2.0
          #10:
32
          assert(result == expected) else $fatal("Subtraction failed: %h
              != %h", result, expected);
          // Test Multiplication
          a = 32'h3f800000;
                                 // 1.0
          b = 32, h40000000;
                                 // 2.0
37
          op = 2'b10;
                                 // Select Multiplication
38
          expected = 32'h40000000; // Expected 2.0
39
          assert(result == expected) else $fatal("Multiplication failed:
41
             %h != %h", result, expected);
          // Test Division
          a = 32, h40000000;
                                 // 2.0
44
          b = 32,h3f800000;
                                 // 1.0
45
          op = 2'b11;
                                 // Select Division
          expected = 32'h40000000; // Expected 2.0
          #10;
          assert(result == expected) else $fatal("Division failed: %h !=
             %h", result, expected);
          $display("All tests passed!");
51
          $finish;
52
53
      end
55 endmodule
```

### 7 Conclusion

In conclusion, Vector Floating Point Units (FPUs) are crucial for achieving high-performance computing in a variety of applications. By leveraging parallel processing capabilities, Vector FPUs can efficiently handle multiple floating-point operations simultaneously, significantly enhancing throughput and reducing execution time for tasks involving large datasets. Their ability to optimize memory bandwidth usage

and reduce power consumption makes them ideal for mobile, embedded, and high-performance computing environments.

With sufficient precision for most applications and versatility across fields such as scientific computing, graphics rendering, and artificial intelligence, Vector FPUs provide an effective balance between speed and accuracy. As computational demands continue to grow, the adoption of Vector FPUs will play an increasingly important role in advancing technology and addressing complex challenges in various industries. Their design simplicity and adaptability further contribute to their relevance, making them a preferred choice for modern computing architectures.



Figure 3: Simulation of Vector FPU

# 8 References

- Hennessy, J. L., and Patterson, D. A. Computer Architecture: A Quantitative Approach. 6th ed., Morgan Kaufmann, 2019. ISBN: 9780128119051.
- Friedman, M. A., and Tien, J. J. "Vector Processing: A Review of the State of the Art." *IEEE Transactions on Parallel and Distributed Systems*, vol. 9, no. 3, 1998, pp. 235-247. DOI: https://doi.org/10.1109/71.669770.
- NVIDIA Corporation. NVIDIA CUDA C Programming Guide. Version 10.0, 2018. URL: https://docs.nvidia.com/cuda/cuda-c-programming-guide/index.html.
- IEEE Standards Association. *IEEE Standard for Floating-Point Arithmetic*, *IEEE* 754-2019. IEEE, 2019.
  - DOI: https://doi.org/10.1109/IEEESTD.2019.8766229.
- Meyer-Baese, U. Digital Signal Processing with Field Programmable Gate Arrays. Springer, 2014. ISBN: 9783319061624.
- Chandra, V., Shankar, R., and Gupta, R. K. "A Study on Vector Processing Architecture and its Application in Digital Signal Processing." *Journal of Computer Networks and Communications*, 2021.
  - DOI: https://doi.org/10.1155/2021/6647029.
- Intel Corporation. Intel 64 and IA-32 Architectures Software Developer's Manual. 2020. URL: https://software.intel.com/en-us/articles/intel-sdm.

# 9 Frequently Asked Questions (FAQ)

# 9.1 1. What is a Vector Floating Point Unit (FPU)?

 A Vector FPU is a specialized processor unit designed to handle multiple floating-point operations simultaneously, utilizing vectorized data to perform arithmetic calculations efficiently. It is optimized for operations on arrays of data, enhancing performance in applications that require high throughput.

#### 9.2 2. What are the advantages of using a Vector FPU?

• Vector FPUs can perform operations on multiple data points in a single instruction, resulting in significant performance improvements for tasks like matrix computations and signal processing. They also reduce the overhead associated with managing multiple scalar FPUs.

# 9.3 3. How is vector floating point different from scalar floating point?

• Scalar FPUs operate on single floating-point numbers, while Vector FPUs can process multiple floating-point numbers in parallel using vector registers. This parallelism allows for greater throughput and efficiency in applications dealing with large data sets.

#### 9.4 4. In what applications are Vector FPUs commonly used?

• Vector FPUs are commonly used in high-performance computing, graphics rendering, machine learning, and scientific simulations, where large volumes of data must be processed quickly and efficiently.

# 9.5 5. What is the typical performance improvement when using a Vector FPU?

• The performance improvement can vary significantly based on the specific application and data. In general, Vector FPUs can achieve several times higher throughput compared to scalar FPUs, especially in data-parallel tasks where operations can be applied simultaneously.

# 9.6 6. How does a Vector FPU handle rounding and precision?

• Vector FPUs implement rounding modes similar to scalar FPUs, such as round-to-nearest and round-toward-zero, to ensure precision in calculations. However, managing precision across multiple elements in vectors requires careful design to prevent cumulative rounding errors.

# 9.7 7. What are some challenges in designing Vector FPUs?

• Challenges include managing data dependencies among vector elements, ensuring efficient utilization of vector resources, and optimizing for various data types and operations to maximize performance while maintaining accuracy.

# 9.8 8. Can Vector FPUs be used in embedded systems?

• Yes, Vector FPUs can be integrated into embedded systems, especially in applications that require efficient processing of large data sets, such as image processing, signal processing, and real-time analytics. However, power and area constraints must be carefully managed.